# High-Efficiency Millimeter-Wave Single-Ended and Differential Fundamental Oscillators in CMOS

Hao Wang<sup>®</sup>, Student Member, IEEE, Jingjun Chen, Student Member, IEEE, James T. S. Do, Member, IEEE, Hooman Rashtian<sup>®</sup>, Member, IEEE, and Xiaoguang Liu<sup>®</sup>, Senior Member, IEEE

Abstract—This paper reports an approach to designing compact high-efficiency millimeter-wave fundamental oscillators operating above the  $f_{\text{max}}/2$  of the active device. The approach takes full consideration of the nonlinearity of the active device and the finite quality factor of the passive devices to provide an accurate and optimal oscillator design in terms of the output power and efficiency. The 213-GHz single-ended and differential fundamental oscillators in 65-nm CMOS technology are presented to demonstrate the effectiveness of the proposed method. Using a compact capacitive transformer design, the single-ended oscillator achieves 0.79-mW output power per transistor (16  $\mu$ m) at 1-V supply and a peak dc-to-RF efficiency of 8.02% ( $V_{\rm DD}$  = 0.80 V) within a core area of 0.0101 mm<sup>2</sup>, and a measured phase noise of -93.4 dBc/Hz at 1-MHz offset. The differential oscillator exhibits approximately the same performance. A 213-GHz fundamental voltage-controlled oscillator (VCO) with a bulk tuning method is also demonstrated in this paper. The measured peak efficiency of the VCO is 6.02% with a tuning range of 2.3% at 0.6-V supply.

Index Terms—CMOS, millimeter wave (mmW), oscillators, signal generation, sub-millimeter wave, terahertz (THz), transformers, voltage-controlled oscillator (VCO).

# I. INTRODUCTION

THE millimeter-wave (mmW) and the terahertz (THz) frequency bands have great promise in enabling high-performance communication [1], [2] and sensing [3], [4] systems. The wide bandwidth available at these bands gives higher data rates and greater sensing/imaging precision. In addition, these bands encompass the rotational and vibrational frequencies of many molecules and hold great potential in realizing spectroscopy systems [5], [6].

The small wavelength at mmW/THz frequencies ensures that the antennas could be made very small. Together with the scaling of modern semiconductor technologies, much research has been devoted to designing highly integrated circuits and systems working at these frequencies [7]–[15]. However, the design of a solid-state mmW/THz signal source with

Manuscript received January 5, 2018; revised March 22, 2018 and May 2, 2018; accepted May 4, 2018. Date of publication June 6, 2018; date of current version July 20, 2018. This paper was approved by Associate Editor Kenichi Okada. (Corresponding author: Xiaoguang Liu.)

The authors are with the Department of Electrical and Computer Engineering, University of California at Davis, Davis, CA 95616 USA (e-mail: lxgliu@ucdavis.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2837863

adequate output power and efficiency still remains a challenge due to the limited maximum frequency of oscillation  $f_{\rm max}$  and low breakdown voltage.

 $f_{\text{max}}$  of the compound semiconductor devices, such as indium phosphide (InP)-based heterojuction bipolar transistors (HBTs) and high-electron mobility transistors (HEMTs), has approached or exceeded 1 THz [16], [17]. A fundamental oscillator of 330 GHz is reported in a 35-nm InP HEMT process with 0.27-mW output power [18]. Fundamental oscillators fabricated in a 0.25- $\mu$ m InP HBT with  $f_{\rm max}$  greater than 800 GHz operate up to 570 GHz while generating -19.2-dBm output power [19]. In the CMOS technology, a fundamental oscillator of 300 GHz is achieved with  $f_{\text{max}}$  of 380 GHz for 65-nm NMOS device [20]. An output power of -7 dBm is realized for a fundamental 240-GHz oscillator in a 32-nm CMOS process [21]. In the SiGe HBT technology, a fundamental oscillator of 218–245 GHz is obtained with the peak output power of -3.6 dBm and the efficiency of 0.81% [9]. A clear trend is that high-efficiency power generation becomes much more challenging as we get close to  $f_{\text{max}}$  due to a lower activity of the active device and a lower quality factor Q of the passives components.

In this paper, we present an approach to designing compact high-efficiency fundamental oscillators operating above the  $f_{\text{max}}/2$  of the active device. Compared to many existing design methodologies, the proposed design approach takes full consideration of the nonlinearity of the active device and the finite O of the passive devices to provide an accurate procedure for optimizing the output power of the oscillator. A design example of a 213-GHz single-ended fundamental oscillator in 65-nm CMOS technology is presented to demonstrate the effectiveness of the proposed method. With the use of a compact capacitive transformer, the oscillator achieves 0.79-mW output power per transistor (16  $\mu$ m) at 1-V supply and a 8.02% peak dc-to-RF efficiency within a core area of 0.0101 mm<sup>2</sup>. A differential oscillator is also presented with very similar performance. The measured peak efficiency of the VCO is 6.02% with a tuning rang of 2.3% at 0.6-V supply.

# II. REVIEW OF EXISTING APPROACHES TO MAXIMIZING OSCILLATOR OUTPUT POWER

A theory for maximizing the oscillation output power of an active device based on large-signal network analysis was



Fig. 1. General two-port network described by its large-signal Y-parameters. A complex voltage gain can be defined as  $A = V_2/V_1$ .

first introduced in [22] and [23] and developed in several subsequent works [12], [13], [24]–[28]. In this section, we provide a brief *review* of this theory and a discussion of its limitations.

Consider a two-port network as shown in Fig. 1. Let  $V_1$  and  $V_2$  be the complex voltages at ports 1 and 2 of the network. A complex voltage gain A is defined as [22], [23]

$$A = A_R + jA_I = \frac{V_2}{V_1} \tag{1}$$

where  $A_R$  and  $A_I$  are the real and imaginary parts of A, respectively. The net output power (or added power) of the two-port can be found by [22], [23]

$$P_R = -\frac{1}{2}\Re(V_1^*I_1 + V_2^*I_2).$$

The optimization of  $P_R$  can then be performed in terms of A. Since the absolute value of the port voltage and current cannot be analytically determined, several different expressions for the optimal voltage gain  $A_{\rm opt}$  have been proposed. For example, (2) was derived under the assumption that  $|V_1|$  is a constant with respect to A [22]

$$A_{\text{opt}} = -\frac{g_{21} + g_{12}}{2g_{22}} - j\frac{b_{21} - b_{12}}{2g_{22}} = -\frac{y_{21} + y_{12}^*}{2g_{22}}$$
(2)

where  $g_{ij}$  and  $b_{ij}$  are real and imaginary parts of the large signal Y-parameters  $y_{ij}$  of the active network [23], respectively. Alternatively, (3) was derived assuming that  $|V_1||V_2|$  is a constant [23]

$$|A_{\text{opt}}| = \sqrt{\frac{g_{11}}{g_{22}}}, \quad \angle A_{\text{opt}} = -\angle (y_{12} + y_{21}^*) + (2k+1)\pi$$
 (3)

where k is an arbitrary integer. Both equations have been used recently to design high-efficiency mmW oscillators [12], [13], [15], [29].

Once  $A_{\text{opt}}$  is determined for a certain transistor and bias condition, the embedding network can be synthesized. By definition

$$I_1 = -I_{1E} = y_{11}V_1 + y_{12}V_2$$
  

$$I_2 = -I_{2E} = y_{21}V_1 + y_{22}V_2.$$
 (4)

Considering the real and imaginary parts, (4) contains four independent equations. To satisfy this set of equations, three reactive components are needed in addition to the load resistance, which is the fourth independent variable. The 3-component  $\Pi$  and T network typologies represent the most

general and canonical solutions to this problem (see Fig. 2). Herein, we use the lossless  $\Pi$ -network, more specifically Fig. 2(b), as an example to demonstrate how the embedding network is synthesized [24]–[26].

Here, the load  $G_L$  is connected between the gate and source of the active device. From Kirchhoff's current law, we have

$$I_{1E} = Y_1 V_1 + Y_3 (V_1 - V_2)$$
  

$$I_{2E} = Y_2 V_2 + Y_3 (V_2 - V_1).$$
 (5)

For lossless embedding networks, combining (1), (4), and (5), we arrive at the following matrix equation:

$$\begin{bmatrix} 1 & 0 & 1 - A_R & 0 & 0 & A_I \\ 0 & 0 & -A_I & 1 & 0 & 1 - A_R \\ 0 & A_R & A_R - 1 & 0 & -A_I & -A_I \\ 0 & A_I & A_I & 0 & A_R & A_R - 1 \end{bmatrix} \begin{bmatrix} G_L \\ 0 \\ 0 \\ B_1 \\ B_2 \\ B_3 \end{bmatrix}$$

$$= \begin{bmatrix} -g_{11} - \Re(Ay_{12}) \\ -b_{11} - \Im(Ay_{12}) \\ -g_{21} - \Re(Ay_{22}) \\ -b_{21} - \Im(Ay_{22}) \end{bmatrix}. (6)$$

Solving the above equation will produce the desired admittance of the embedding network. The actual inductance/capacitance of the elements can be calculated from the admittance value at the desired oscillation frequency.

We note that the above approach is based on linear network analysis, whereas oscillators are inherently nonlinear circuits. As such, it cannot accurately predict  $A_{\rm opt}$ . For example, in deriving  $A_{\rm opt}$ , there is no clear substantiation that either  $|V_1|$  or  $|V_1||V_2|$  must be a constant with respect to A. In reality, neither of these conditions is accurate. In addition, the Y-parameters of the active network are a nonlinear function of the voltage and current swing at the input and output terminals. This nonlinearity is influenced by the particular process technology as well as the layout, the bias condition, and the circuit topology of the active network. When the active device is operating above half of  $f_{\rm max}$ , a linearization of this nonlinear problem may be appropriate because the amplitude of the harmonic waves is relatively small.

Several important works in high-frequency oscillator designs have attempted to address the nonlinear design problem. Among them, [22]-[28] are based on quasi-linear network analysis to synthesize a proper embedding network from the large-signal parameters of the active device. Other works tackled the problem using nonlinear optimization [30], [31] of the terminal voltages and currents. When applied to the design of integrated oscillator operating close to  $f_{\text{max}}$ , existing methods have been found to produce incorrect (i.e., no oscillation) or sub-optimal designs. The primary reasons for this are an inaccurate extraction procedure of the device parameters and a negligence of the effect of the finite Q of the passive embedding network (more discussion in Sections III-C and III-D). Building upon these existing works, we propose a design methodology that addresses these issues.



Fig. 2. (a)–(d) Three  $\Pi$  (Y)-embedding networks. The load is connected between gate and source, or drain and source, or gate and drain, respectively. (e)–(h) Three T (Z) embedding networks. The load is connected in series with the gate, drain, or source [24]–[26]. Commonly used oscillator topologies, such as the Colpitts and the Hartley, belong to the  $\Pi$ -embedding networks.

# III. PROPOSED DESIGN APPROACH TO MAXIMIZING OSCILLATOR OUTPUT POWER

# A. Large Signal Y-Parameters Extraction

Many researchers have recognized that there is a strong link between the designs of nonlinear power amplifiers and oscillators [25], [26], [28], [32], [33].

If we define added power  $P_{add}$  of the amplifier as

$$P_{\text{add}} = P_{\text{out}} - P_{\text{in}}$$

then it is well understood that  $P_{\rm add}$  reaches a peak value  $P_{\rm add,max}$  shortly after the output power starts to compress [32]. If  $P_{\rm add,max}$  is positive, then it is conceivable that a feedback network can be inserted at the output of the active device to route part of the output power back to the input to form an oscillator. As long as the feedback network provides the same impedance to the input and output of the active device, the device is independent of the external circuit. In this case,  $P_{\rm add}$  is simply the output power of the oscillator. It can then be postulated that maximizing oscillator output power is equivalent to maximizing the amplifier  $P_{\rm add,max}$ .

An iterative process based on source-pull and load-pull techniques can be used to maximize  $P_{\rm add,max}$ , as shown in Fig. 3. The process starts with a set of initial values for the input power  $P_{\rm in}$ , source impedance  $Z_S$ , and load impedance  $Z_L$ . The initial values for  $Z_S$  and  $Z_L$  may be set to 50  $\Omega$ . The initial values of  $P_{\rm in}$  may be set close to the compression point of the active device. A power sweep is first performed to identify the input power  $P_{\rm in,opt}$  at which  $P_{\rm add,max}$  is achieved under the current operating condition. Setting  $P_{\rm in} = P_{\rm in,opt}$ , several iterations of load-pull and source-pull sweeps may be used to identify the optimal source impedance  $Z_{S,\rm opt}$  and load impedance  $Z_{L,\rm opt}$  that maximize  $P_{\rm add}$ . A power sweep can then be performed at  $Z_{S,\rm opt}$  and  $Z_{L,\rm opt}$  for an updated  $P_{\rm in,opt}$ . This process can be iterated until  $P_{\rm in}$ ,  $Z_S$ , and  $Z_L$  converge to a set

of optimal values ( $P_{\text{in,opt}}$ ,  $Z_{S,\text{opt}}$ , and  $Z_{L,\text{opt}}$ ) that maximize  $P_{\text{add.max}}$ .

Once the optimal condition is determined, the large signal Y-parameters can be extracted by the following procedures.

- 1) Extract the large-signal S-parameter with  $Z_{S,\text{opt}}$  and  $Z_{L,\text{opt}}$  at the optimum input power  $P_{\text{in,opt}}$ .
- 2) Re-normalize the large-signal S-parameters to a common system impedance  $Z_0$ .
- 3) Convert the re-normalized large-signal S-parameters to Y-parameters as in a linear network [34].

Because Y-parameters are sensitive to the terminal voltage and current swings, this procedure ensures that they are extracted at the exact operating condition for maximum oscillator output power. Theoretically, the Y-parameters may be directly extracted from a two-port measurement at the optimal condition. However, going through the large-signal S-parameter extraction is often easier, whether it is done through circuit simulations, as most high-frequency CAD programs come with built-in S-parameter and source/load-pull tools, or through measurement of an actual device, particularly at high frequencies. In contrast, directly obtaining the optimal terminal voltages and currents may be difficult in measurements [30], [31].

# B. Optimal Voltage Gain A<sub>opt</sub> With Lossless Embedding Networks

Once the large-signal Y-parameters,  $Z_{S,\text{opt}}$ , and  $Z_{L,\text{opt}}$  are determined,  $A_{\text{opt}}$  can be calculated. Consider a terminated two-port network as shown in Fig. 4.

The port voltages and currents satisfy

$$I_{1} = y_{11}V_{1} + y_{12}V_{2}$$

$$I_{2} = y_{21}V_{1} + y_{22}V_{2},$$

$$I_{2} = -Y_{L}V_{2}.$$
(7)



Fig. 3. (a) Load-pull and source-pull setup. (b) Iterative process for maximizing  $P_{\rm add,max}$ .

Solving (7) gives the complex voltage gain A

$$A = -\frac{y_{21}}{y_{22} + Y_L}.$$

Therefore

$$A_{\text{opt}} = -\frac{y_{21}}{y_{22} + Y_{L,\text{opt}}}. (8)$$

Alternatively, the input admittance of the two-port with  $Y_L$  as the load is given by

$$Y_{\rm IN} = y_{11} + y_{12}A$$
.



Fig. 4. Two-port network with terminated loads.

When maximum added power is achieved,  $Y_{IN} = Y_S^*$ . Solving for A gives

$$A = \frac{Y_S^* - y_{11}}{y_{12}}.$$

Therefore,  $A_{\text{opt}}$  can also be obtained using

$$A_{\text{opt}} = \frac{Y_{S,\text{opt}}^* - y_{11}}{y_{12}}. (9)$$

Furthermore, if the source/load-pull is performed in a circuit simulator,  $A_{\text{opt}}$  may be directly obtained from its definition, i.e., dividing  $V_2$  by  $V_1$ .

Equations (8) and (9) give practically identical value for  $A_{\rm opt}$ . To illustrate this, we show the simulated and the calculated output power profile in Fig. 5(a). For each A, an automated script calculates the component values of the feedback network using (6) and constructs the netlist for the oscillator circuit. The script then runs a periodic steady-state simulation on the netlist to find the output power of the oscillator. It can be seen that existing design equations deviate from the optimal solution and that  $A_{\rm opt}$  calculated from our design method is almost identical to the optimal value produced by brute-force search. The plot is generated by circuit simulation. In these simulations, a lossless embedding network is assumed. Next, we will see that practical lossy embedding network will introduce further design errors that existing design techniques do not consider.

# C. Synthesis of Embedding Networks With Finite Q

In integrated circuit processes, on-chip passive components typically have fairly low Q due to resistive loss of the metal interconnects and dielectric loss of the substrate. For practical designs, it is imperative that Q of the feedback network components be considered in the design process. In this section, we use  $\Pi$ -embedding networks as an example to illustrate how component Q could affect the embedding network design.

For  $\Pi$ -embedding networks, the admittance parameters should be used. A lossy inductor or capacitor can be modeled as a lossless reactive component in parallel with a resistor and Q is defined as

$$Q_i = \frac{B_i}{G_{Oi}}$$
  $i = 1, 2, 3.$ 

We first consider the case where load  $G_L$  is connected at the gate.  $G_L$  in (6) is then split into load conductance and the conductance of  $Y_1$ 

$$G_L = G + G_{Q1} = G + \frac{B_1}{Q_1}.$$



Fig. 5. Constant power contours with respect to real and imaginary parts of the complex voltage gain A, where  $A = A_R + jA_I$  for (a) lossless  $\Pi$ -embedding network and (b) lossy  $\Pi$ -embedding network with quality factor for a capacitor and inductor of 50 and 30, respectively. In (a), the dashed circuit represents the boundary between oscillation and no oscillation. In (b), it is observed that the oscillation region significantly shrinks and that the output power is much more sensitive to  $A_{\mathrm{Opt}}$  than in the lossless case. (c) Trajectory of  $A_{\mathrm{Opt}}$  of an example PSO scheme to reach the true  $A_{\mathrm{Opt}}$  with finite Q.

The oscillation condition can then be expressed in the following matrix form:

$$D_{i} \cdot \begin{bmatrix} G \\ B_{1} \\ B_{2} \\ B_{3} \end{bmatrix} = \begin{bmatrix} -g_{11} - \Re(Ay_{12}) \\ -b_{11} - \Im(Ay_{12}) \\ -g_{21} - \Re(Ay_{22}) \\ -b_{21} - \Im(Ay_{22}) \end{bmatrix}$$
(10)

where

$$D_{1} = \begin{bmatrix} 1 & \frac{1}{Q_{1}} & 0 & \frac{1 - A_{R}}{Q_{3}} + A_{I} \\ 0 & 1 & 0 & -\frac{A_{I}}{Q_{3}} + 1 - A_{R} \\ 0 & 0 & \frac{A_{R}}{Q_{2}} - A_{I} & \frac{A_{R} - 1}{Q_{3}} - A_{I} \\ 0 & 0 & \frac{A_{I}}{Q_{2}} + A_{R} & \frac{A_{I}}{Q_{3}} + A_{R} - 1 \end{bmatrix}.$$
(11)

The subscript i denotes where the load is connected, with 1 representing the case when the load is between the gate and the source, 2 between the drain and source, and 3 between the gate and the drain. Following the same procedure, we can obtain the design equations when load is connected between drainsource and gate-drain. The right-hand side of (10) remains the same

$$D_{2} = \begin{bmatrix} 0 & \frac{1}{Q_{1}} & 0 & \frac{1-A_{R}}{Q_{3}} + A_{I} \\ 0 & 1 & 0 & -\frac{A_{I}}{Q_{3}} + 1 - A_{R} \\ A_{R} & 0 & \frac{A_{R}}{Q_{2}} - A_{I} & \frac{A_{R} - 1}{Q_{3}} - A_{I} \\ A_{I} & 0 & \frac{A_{I}}{Q_{2}} + A_{R} & \frac{A_{I}}{Q_{3}} + A_{R} - 1 \end{bmatrix}$$
(12)

illation condition can then be expressed in the matrix form:

$$D_{i} \cdot \begin{bmatrix} G \\ B_{1} \\ B_{2} \\ B_{3} \end{bmatrix} = \begin{bmatrix} -g_{11} - \Re(Ay_{12}) \\ -b_{11} - \Im(Ay_{22}) \\ -b_{21} - \Im(Ay_{22}) \\ -b_{21} - \Im(Ay_{22}) \end{bmatrix}$$
(10)
$$D_{3} = \begin{bmatrix} 1 - A_{R} & \frac{1}{Q_{1}} & 0 & \frac{1 - A_{R}}{Q_{3}} + A_{I} \\ -A_{I} & 1 & 0 & -\frac{A_{I}}{Q_{3}} + 1 - A_{R} \\ A_{R} - 1 & 0 & \frac{A_{R}}{Q_{2}} - A_{I} & \frac{A_{R} - 1}{Q_{3}} - A_{I} \\ A_{I} & 0 & \frac{A_{I}}{Q_{2}} + A_{R} & \frac{A_{I}}{Q_{3}} + A_{R} - 1 \end{bmatrix}$$
(13)

The design equations are linear with respect to the unknowns, which can be easily solved as is the case when embedding is lossless.  $G_{Oi}$  (i = 1, 2, 3) should always be a positive value, because it represents the conductance of reactive elements. Therefore, as the susceptance of an inductor is negative, the associated Q should also be negative to make sure  $G_{Oi}$  (i = 1, 2, 3) is positive.

However, the type of passive element cannot be predetermined without solving the equations. It is necessary to enumerate all eight possible combinations of the embedding: either capacitor or inductor for each of the three components. Each combination presets the sign of Q, and the solved susceptance should satisfy

$$B_i \cdot O_i > 0$$
  $i = 1, 2, 3$ 

to filter out networks with negative conductance components.

The impact of Q on oscillator output power is different for the three reactive components. Fig. 6 shows the simulated oscillator output power with respect to the component Q. Each curve represents one lossy component whose Q is swept from 10 to 100 while the others are kept ideal. It can be seen that the Q of  $Y_3$  affects output power most significantly, whereas Q of  $Y_1$  and  $Y_2$  have negligible influence on power when they are greater than 40. This is due to the larger voltage swing between the gate and drain terminals. The difference in sensitivity to Q imposes a greater concern on the implementation of  $Y_3$ . It also affects the oscillator topology and physical realization, which will be discussed in Section IV.

| Load-pull<br>termination                                                                     | $\max P_{add,max}$ | $\min P_{add,max}$ | $\max PAE_{max}$ | $\min PAE_{max}$ | Load and source impedance $(\Omega)$                                                   |
|----------------------------------------------------------------------------------------------|--------------------|--------------------|------------------|------------------|----------------------------------------------------------------------------------------|
| Optimal fundamental impedance, all harmonics open.                                           | 1.83 mW            | 1.83 mW            | 16.36%           | 16.36%           | $Z_S(f_0) = 3.65 + j28.5,$<br>$Z_L(f_0) = 12.6 + j28.1.$                               |
| Optimal fundamental impedance, sweep $2^{nd}$ harmonic, $3^{rd}$ harmonic open.              | 1.93 mW            | 1.68 mW            | 17.23%           | 14.95%           | $Z_S(f_0) = 3.65 + j28.5,$<br>$Z_L(f_0) = 12.6 + j28.1.$                               |
| Optimal fundamental impedance, optimal $2^{nd}$ harmonic impedance, sweep $3^{rd}$ harmonic. | 1.93 mW            | 1.93 mW            | 17.30%           | 17.23%           | $Z_S(f_0) = 3.65 + j28.5,$<br>$Z_L(f_0) = 12.6 + j8.1,$<br>$Z_L(2f_0) = 0.0 + j41.85.$ |

TABLE I EFFECT OF HARMONIC IMPEDANCE ON FUNDAMENTAL POWER AND EFFICIENCY



Fig. 6. Simulated oscillator output power with respect to the component Q of the embedding network. An NMOS transistor ( $W/L = 16 \ \mu \text{m/}60 \ \text{nm}$ ) is used as the active device in an oscillator topology given by the inset. Simulation is done at 215 GHz.

# D. $A_{opt}$ With Finite Q

It should be noted that  $A_{\rm opt}$  will deviate from the ideal value given by (8) or (9) when the loss of the feedback network is considered because the lossy network elements consume a fraction of the output power from the active device and maximizing  $P_{\rm add,max}$  no longer ensures maximizing output power to the load. This is one of the reasons why existing design approaches fail for integrated devices working close to  $f_{\rm max}$ . To illustrate this, we present in Fig. 5(a) and (b) a comparison of the simulated output power with respect to A for lossless and lossy embeddings. Fig. 5(b) is generated in a similar fashion as Fig. 5(a), except that (10) is used in place of (6).

It can be observed that the oscillation region, defined as the range of  $A_I$  and  $A_R$  that produce a positive output power, significantly shrinks with decreasing Q and that the output power is much more sensitive to A than in the lossless case. In this particular example, it is evident that the "ideal"  $A_{\rm opt}$  with lossless embedding is sitting at the boundary of the oscillation region. In an actual implementation, no output may be observed due to the loss of the output matching network.

In practical designs, the "true"  $A_{\text{opt}}$  with finite Q can be obtained by either searching around the original  $A_{\text{opt}}$ 

value or numerical optimization. We present here a possible optimization approach based on particle swarm optimization (PSO) [35], [36]. PSO solves an optimization problem by having a collection of possible solutions, referred to as "particles," and moving them in the search space according to their position and velocity. Because PSO does not require the gradient to operate, it is particularly suitable for circuit optimization problems involving a simulator in the loop.

In this example, two particles are used, as our studies show that increasing the number of particles does not result in better solutions. The particles are initialized at the "ideal"  $A_{\rm opt}$  value given by lossless embedding networks and given random initial velocities. In each iteration, the output power of the resulting oscillator is simulated for each particle and is used as the fitness function, based on which the individually best particle pBest and the globally best particle gBest are recorded. Each particle is then updated by moving toward pBest and gBest. These steps are repeated until the fitness difference between two consecutive pBest is less than a predefined error value. Fig. 5(c) shows the trajectory of the gBest particle that leads to the global optimum. The convergence to the optimum point is very reliable.

Finally, we should also note that when finite Q is considered, the voltage swing at the input and output ports of the active device may change from the lossless embedding case, thus leading to a change in the device large signal Y-parameters. To resolve this issue, the Y-parameters may need to be re-extracted at a different input power and iterated through the design process.

## E. Influence of Harmonic Impedance

Harmonic load impedance in general has an effect on fundamental output power and efficiency. However, when oscillation frequency approaches  $f_{\rm max}/2$  or even higher, the influence of harmonic termination becomes very small. To illustrate this, we simulated the  $P_{\rm add,max}$  and PAE of a 16- $\mu$ m NMOS transistor under various harmonic terminations. The results are presented in Table I. We notice that optimal second harmonic termination has minimal effects on the fundamental output with a 5.46% increase (1.93 versus 1.83 mW) in maximum added power and 5.32% increase (17.23% versus 16.36%) in maximum PAE. The third-order harmonic has even less effect with less than 0.3% difference between optimum and



Fig. 7. (a) Stack-up of the 65-nm CMOS technology. (b) Layout of the  $16-\mu m$  NMOS transistor. (c) Interconnect setup used for connecting to the transistor.

TABLE II  $\label{eq:component Values for Lossless $\Pi$-Networks }$ 

| Topology (Load location) | $B_1$    | $B_2$    | $B_3$    | $R_1$          |
|--------------------------|----------|----------|----------|----------------|
| Gate-Source              | 39.78 fF | 53.96 fF | 15.69 pH | 166.8 Ω        |
| Drain-Source             | 6.94 fF  | 16.99 fF | 31.90 pH | 131.0 $\Omega$ |
| Gate-Drain               | 24.69 fF | 36.21 fF | 20.60 pH | 581.4 $\Omega$ |

TABLE III

Component Values for Lossy Embedding II-Networks (Capacitor Q=50 and Inductor Q=30)

| Topology(Load location) | $B_1$    | $B_2$    | $B_3$    | $R_1$          |
|-------------------------|----------|----------|----------|----------------|
| Gate-Source             | 5.75 fF  | 18.89 fF | 32.46 pH | 265.0 Ω        |
| Drain-Source            | 151.9 pH | 9.29 fF  | 47.34 pH | 186.0 $\Omega$ |
| Gate-Drain              | 2.24 fF  | 14.11 fF | 37.58 pH | 779.8 $\Omega$ |

worst termination impedance. These improvements in the fundamental power will be further negated by the loss of additional harmonic matching networks. As will be shown later in this paper, loss of passive components has a significant impact on the oscillation power. As such, we choose not to consider harmonic impedance terminations in this paper.

# IV. DESIGN EXAMPLES

To demonstrate the validity and effectiveness of the above design approach, we present example designs for high-efficiency 215-GHz fundamental-mode single-ended and differential oscillators, and a fundamental-mode voltage-controlled oscillator (VCO) in a 65-nm CMOS technology.

#### A. Process and Transistor

In this paper, we realize our design in a 65-nm CMOS technology featuring nine metal interconnect layers [see Fig. 7(a)].

To achieve high  $f_{\rm max}$ , we custom lay out a 16- $\mu$ m NMOS transistor, as shown in Fig. 7(b). This transistor is constructed using two parallel 8- $\mu$ m NMOS transistors. Double gate contacts are used to increase  $f_{\rm max}$  by reducing the gate resistance. A 3-D rendition of the interconnects to the transistor is shown in Fig. 7(c). The parasitics of this 16- $\mu$ m NMOS transistor are extracted up to M7 by Calibre and the simulated  $f_{\rm max}$  is around 398 GHz.

For lossless embedding, through the source pull and load pull at 215 GHz, we can get the optimal input power of 3 dBm, optimal source impedance of  $Z_{S,\text{opt}}=5.15+j28.95~\Omega$ , and optimal load impedance of  $Z_{L,\text{opt}}=17.25+j29.5~\Omega$ . The extracted large signal Y-parameters are  $y_{11}=3.2915+j27.7151~\text{mS},~y_{12}=-0.8609-j7.10865~\text{mS},~y_{21}=17.1224-j10.5326~\text{mS},~\text{and}~y_{22}=6.8703+19.4183~\text{mS}.$  The calculated  $A_{\text{opt}}$  is -0.85+j0.25. The calculated component values for lossless  $\Pi$ -networks are summarized in Table II.

For lossy embedding, using the proposed design approach with capacitor Q=50 and inductor Q=30, the optimal condition for maximizing output power is achieved at an input power of 0 dBm, a source impedance of  $Z_{S,\rm opt}=3.65+j28.45~\Omega$ , and a load impedance of  $Z_{L,\rm opt}=12.60+j28.09~\Omega$ . Under this condition, the extracted large signal Y-parameters are  $y_{11}=3.1869+j27.6803~\rm mS,~y_{12}=-0.9383-j7.1510~\rm mS,~y_{21}=19.1174-j12.0457~\rm mS,$  and  $y_{22}=6.9713+18.2182~\rm mS.~A_{\rm opt}$  obtained from PSO algorithm for a lossy embedding network is -0.744+j0.584, which is used in the oscillator design. Based on (10)–(13), the calculated component values for lossy  $\Pi$ -networks are summarized in Table III. All calculations and optimization have been carried out at 215 GHz.

# B. Oscillator Topology

1) Choice of Load Position: Theoretically, all six topologies, as shown in Fig. 2, should generate the same output power with lossless embedding components. In practice, however, not all topologies are equal, particularly in terms of the load impedance matching.

Take lossless  $\Pi$ -networks for example, the output power extracted from the three networks is

$$P_{1} = \frac{1}{2}G_{L1} \cdot |V_{1}|^{2}, \quad P_{2} = \frac{1}{2}G_{L2} \cdot |V_{2}|^{2}$$

$$P_{3} = \frac{1}{2}G_{L3} \cdot |V_{1} - V_{2}|^{2}. \tag{14}$$

Replacing  $V_2$  as  $A_{\text{opt}} \cdot V_1$ , and recalling that power in (14) is identical, the ratio of loads is obtained as

$$G_{L1} = |A_{\text{opt}}|^2 \cdot G_{L2}$$
  

$$G_{L1} = [|A_{\text{opt}}|^2 - 2\Re(A_{\text{opt}}) + 1] \cdot G_{L3}.$$
 (15)

From (15), we see that the ratio of  $G_{L1}$  over  $G_{L2}$  depends on the magnitude of  $A_{\rm opt}$ . For the transistor size and biasing condition in this design, the magnitude of  $A_{\rm opt}$  is 0.89, making  $G_{L1}$  and  $G_{L2}$  fairly close to each other.  $G_{L3}$ , however, is almost always several times smaller than  $G_{L1}$  due to real part of  $A_{\rm opt}$  being always less than zero. Too large a load resistance makes it difficult to match with low loss. The



Fig. 8. Evolution of the oscillator design and VCO. (a) Initial prototype topology. (b) Final schematic of the single-ended oscillator. (c) Schematic of the differential oscillator. (d) Schematic of the VCO. Critical component values are  $R_L=50~\Omega,~C_L=10.7~\rm fF,~C_C=11.2~\rm fF,~C_3=9.2~\rm fF,$  and  $L_1=33.6~\rm pH.~C_L$  is implemented as the parasitic capacitance of the RF pad.

component values for the oscillator with lossless and lossy embedding networks are summarized in Tables II and III for a more quantitative comparison.

Between the cases of gate-source connection and drain-source connection, we note that the drain-source connection results in a network with two large inductors and is, therefore, less preferable. Therefore, we choose to place the load at the gate of the active device in this design. The final values of the components (caption of Fig. 8) are slightly different from Table III due to the parasitics of the components.

2) Biasing Topology: The gate and drain terminals of the active device could be biased at either the same voltage or separately. The advantage of separate biasing is that oscillating power and efficiency can be optimized independently. However, as the calculated  $Y_3$  (see Fig. 6) is an inductor, a large



Fig. 9. Effective inductance and Q of an inductor using M9 in the 65-nm process. Inset: 3-D model of the inductor.

capacitor is required in series to allow different gate—drain dc voltages. This capacitor degrades the overall Q of  $Y_3$  in two ways: 1) the loss on the capacitor alone is considerable due to inability to build large high-Q capacitors (e.g., above 150 fF) at mmW frequency and 2) the series capacitor inevitably reduces the overall inductance so that to maintain the effective inductance unchanged, the inductor value has to be increased which, in turn, adds additional loss to the embedding network. Therefore, the biasing of the gate and the drain is shared in our design to achieve a compact die area.

The evolution of the circuit topology is captured in Fig. 8. Note that we take advantage of the parallel connection between  $R_1$  and  $C_1$  and utilize a capacitive transformer to match a typical system impedance of 50  $\Omega$  to the calculated optimum load, as shown in Fig. 8(b) [29].

# C. Differential Oscillator

A differential oscillator is derived from the single-ended oscillator by locking two of them  $180^{\circ}$  out of phase through the drain capacitor  $C_3$ , as shown in Fig. 8(c). With  $C_3 = 0.5$   $C_2$ , each half of the differential oscillator maintains the optimal oscillation condition. In the common mode half circuit,  $C_2$  is left open and in this specific example, the remaining two reactive components ( $L_1$  and  $C_1$ ) do not provide an oscillation condition. Therefore, the two oscillator cores can only oscillate in the differential mode.

# D. Voltage-Controlled Oscillator

Based on the proposed optimal design approach, we also present a VCO design with high-output power and dc-to-RF efficiency across the tuning range. Frequency tuning of integrated oscillators is commonly achieved by using varactors. At mmW and THz frequencies, the quality factor of a varactor in a CMOS process is quite low, resulting in low-output power and efficiency.

To overcome this limitation, we realize frequency tuning by varying the MOS transistor bulk voltage, as shown in Fig. 8(d). Here, the MOS transistor's bulk is isolated by a deep n-well. As the bulk voltage increases, the parasitic capacitance of the



Fig. 10. Effective capacitance and Q of a 10.0  $\mu$ m  $\times$  10.0  $\mu$ m parallel-plate capacitor using M6 and M7 in the 65-nm process. Inset: 3-D model of the capacitor.



Fig. 11. Measurement setup for (a) output spectrum and (b) output power.

MOS transistor becomes large due to decrease in depletion region width.  $R_T$  is used to limit dc current when tuning voltage  $V_T$  is high (>0.8 V) [37]. Compared with the varactor tuning method, bulk voltage tuning causes less degradation of the quality factor of the oscillating tank.

#### E. Passives

In order to achieve a better Q, the top metal layer (M9) is used to realize the inductor and ground metal beneath the inductor is removed. The spiral inductor with inner diameter 20  $\mu$ m and width 4  $\mu$ m is shown in Fig. 9 together with the corresponding effective inductance L and Q. At 215 GHz, the calculated inductance L is 33.6 pH and the qualify factor Q is 28.3.

Metal 6 and metal 7 layers are used to form parallel-plate capacitors for higher capacitance density and quality factor. The capacitance and Q of an example capacitor with size of 10.0  $\mu$ m  $\times$  10.0  $\mu$ m are shown in Fig. 10. At 215 GHz, the calculated capacitance is 17.9 fF and Q is 44.1.



Fig. 12. Chip photographs of (a) single-ended oscillator, (b) differential oscillator, and (c) VCO.

#### F. Measurement Results

The measurement setups for measuring output spectrum, phase noise, and output power are shown in Fig. 11. The output spectrum and phase noise of oscillators are measured using a signal analyzer (Agilent N9030A) with an external frequency extender (VDI WR-5.1 TX and RX mm-head module) [see Fig. 11(a)]. The LO signal that is generated from a signal analyzer is fed into a tripler (PMP Ka3) through a diplexer (OML DPL313B) and then into the LO input port of the frequency extender. After multiplied by 18 times and amplified, the LO signal is mixed with the output signal of oscillator and the amplified IF signal is fed back to the signal analyzer through the diplexer. A WR-5 bend is connected between the frequency extender and the G-band probe. The oscillators are biased through a dc probe. Low dropout (LDO) regulators powered by batteries are used to provide the  $V_{DD}$  supply voltage to the oscillators. The combination of the battery supply and LDO ensures that minimal supply noise is upconverted to the carrier frequency.

Pictures of the fabricated circuit dies are shown in Fig. 12. The die size is  $0.26 \text{ mm} \times 0.26 \text{ mm}$  for the single-ended oscillator [see Fig. 12(a)] and  $0.37 \text{ mm} \times 0.24 \text{ mm}$  for the differential oscillator [see Fig. 12(b)]. Due to the use of the capacitive transformer, the core size of the single-ended oscillator is  $0.0101 \text{ mm}^2$ .

Fig. 13 shows the measured output power, dc-to-RF efficiency, and phase noise of the single-ended and differential oscillators. The output power of the single-ended oscillator is measured with an Erickson PM4 calorimeter, as shown in Fig. 11(b). With a dc current of 11.5 mA from a 1-V drain voltage, the oscillator achieves a 0.79-mW output power. For the single-ended oscillator, as shown in Fig. 13(a)–(c), the measured output power increases monotonically with  $V_{\rm DD}$  with a peak dc-to-RF efficiency of 8.02% at a  $V_{\rm DD}$  of 0.80 V. At 1-V supply, the single-ended oscillator achieves a



Fig. 13. Measured performance of (a)-(c) single-ended and (d)-(f) differential oscillators.

dc-to-RF efficiency of 6.87%. The measured phase noise is  $-93.4 \, \mathrm{dBc/Hz}$  at 1-MHz offset and  $-114.9 \, \mathrm{dBc/Hz}$  at 10-MHz offset, as shown in Fig. 13(c). Fig. 14 shows the measured IF spectrum of the single-ended oscillator. The measured oscillation frequency is 213.18 GHz and deviates from the design target (215 GHz) by approximately 1%.

To measure the differential oscillator, both the spectrum analyzer and the power meter are connected to provide 50- $\Omega$  terminations to both ports. The measured oscillation frequency of the differential oscillator is 213.32 GHz, which is also close to the design target (215 GHz). The measured output power, dc-to-RF efficiency, and phase noise of the differential oscillator are shown in Fig. 13(d)–(f). The measured total output power and efficiency are 1.618 mW and 6.86%, respectively, at a  $V_{\rm DD}$  of 1 V. The peak efficiency is 8% at a  $V_{\rm DD}$  of 0.65 V. The measured phase noise of the differential oscillator is -90.9 dBc/Hz at 1-MHz offset and -112.6 dBc/Hz at 10-MHz offset.

The measured output frequency, output power, dc-to-RF efficiency, and phase noise of the 213-GHz fundamental VCO are shown in Fig. 15.



Fig. 14. Measured IF spectrum of the single-ended oscillator.

The tuning profile of the VCO is shown in Fig. 15(a). At a  $V_{\rm DD}$  of 0.6 V, its oscillation frequency is tuned from 211 to 215.9 GHz with bulk voltage swept from 0 to 1 V. The measured output power varies from -0.83 to -7.9 dBm and -6.8 to -14.5 dBm at a drain voltage of 1 and 0.6 V, respectively, as shown in Fig. 15(b). Although the output power is much lower than the highest output power possible,

TABLE IV

COMPARISON WITH OTHER STATE-OF-THE-ART-INTEGRATED OSCILLATORS AND VCOS

| Reference    | Туре                               | Frequency<br>(GHz) | RF Power (dBm) | Tuning Range (%) | Phase Noise<br>(dBc/Hz)     | dc Power (mW)     | dc-to-RF<br>Efficiency (%) | Area (mm <sup>2</sup> )<br>(Chip/Core) | Technology           |
|--------------|------------------------------------|--------------------|----------------|------------------|-----------------------------|-------------------|----------------------------|----------------------------------------|----------------------|
| [38]         | Push-push                          | 212                | -7.1           | 2.8              | -92 @1 MHz                  | 30                | 0.65                       | 0.0725/ NA                             | 130-nm<br>SiGe       |
| [39]         | Push-push                          | 256                | 4.1            | 6.5              | -94 @1 MHz                  | 227               | 1.14                       | 0.4355/NA                              | 65-nm<br>CMOS        |
| [40]         | Push-push                          | 239                | -4.8           | 12.5             | -98.43 to -110.9<br>@10 MHz | 18.5              | 1.47                       | 0.18/ NA                               | 65-nm<br>CMOS        |
| [41]         | Push-push                          | 210                | 1.4            | 10.6             | -87.5 @1 MHz                | 26–61             | 2.4                        | 0.08 / 0.027                           | 130-nm<br>SiGe       |
| [42]         | Push-push                          | 215                | 5.6            | 0.65             | -94.6 @1 MHz                | 79                | 4.6                        | 0.08 / NA                              | 65-nm<br>CMOS LP     |
| [15]         | Fundamental<br>+ Multiplier        | 225                | 3              | 5.33             | -94 @1 MHz                  | 68                | 2.95                       | 0.525 / NA                             | 65-nm<br>CMOS        |
| [9]          | Fundamental                        | 245                | -3.6           | 11.66            | -98.0 @10 MHz               | 54                | 0.81                       | NA /NA                                 | 120-nm<br>SiGe       |
| [21]         | Fundamental                        | 240                | -7             | 4.58             | -93.0 @10 MHz               | 13                | 1.5                        | 0.0552 /<br>0.004                      | 32-nm<br>CMOS        |
| [43]         | Fundamental                        | 210                | -13.5          | 3.85             | -81.0 @1 MHz                | 42                | 0.1                        | NA / 0.04                              | 32-nm<br>CMOS<br>SOI |
| [44]         | Fundamental                        | 219                | -3             | NA               | -77.4 @1 MHz                | 24                | 2.08                       | 0.105 /<br>0.014                       | 65-nm<br>CMOS        |
| [45]         | Fundamental                        | 195                | 6.5            | 1.1              | -98.6 @1 MHz                | 28.69             | 15.3                       | 0.1517 / NA                            | 55-nm<br>SiGe        |
| [7]          | Fundamental                        | 175.6              | 4.8            | 0.34             | -101.7 @1 MHz               | 25.8              | 11.7                       | 0.193 / NA                             | 130-nm<br>SiGe       |
| [29]         | Fundamental                        | 213                | -2.5           | NA               | -87 @1 MHz                  | 14.35             | 3.9                        | 0.067 /<br>0.0028                      | 65-nm<br>CMOS        |
| This<br>work | Fundamental<br>Oscillator          | 213                | -1.0           | NA               | -93.4 @1 MHz                | 11.5              | 6.87                       | 0.0675 /<br>0.0101                     | 65-nm<br>CMOS        |
| This<br>work | Fundamental<br>Diff.<br>Oscillator | 213                | -0.92†         | NA               | -90.9 @1 MHz                | 11.8 <sup>‡</sup> | 6.86                       | 0.0888 /<br>0.0198                     | 65-nm<br>CMOS        |
| This<br>work | Fundamental VCO§                   | 213                | -0.83          | 0.98             | -93.7 @1 MHz                | 10.82             | 7.6                        | 0.0675 /<br>0.0179                     | 65-nm<br>CMOS        |
| This<br>work | Fundamental VCO *                  | 213                | -6.93          | 2.3              | -93 @1 MHz                  | 3.36              | 6.02                       | 0.0675 /<br>0.0179                     | 65-nm<br>CMOS        |

<sup>†</sup> Single-ended calibrated output power of the differential oscillator.

we note that the VCO maintains high power efficiency of better than 6% over the tuning range [see Fig. 15(c)]. We also note that for bulk voltage less than 0.8 V, the variation in output power is less than 1.2 dB for  $V_{\rm DD}=1.0$  V and less than 2.1 dB for  $V_{\rm DD}=0.6$  V. The measured phase noise is -93.7 dBc/Hz at 1-MHz offset and -114.5 dBc/Hz at 10-MHz offset, as shown in Fig. 15(d).

The discrepancy between the design target, simulation, and measurement may be due to a number of factors, including inaccurate device modeling provided by the foundry, fabrication tolerances, and small errors introduced in the electromagnetic simulation of the passive structures (e.g., the slopes of the sidewalls of the interconnect traces modeled as perfectly vertical sidewalls and the groups of vias simplified to a slab of metallic connection).

Table IV compares the designed oscillators with the state of the art and shows clearly the advantages of our proposed design in terms of efficiency and area.

#### V. CONCLUSION

In this paper, we have presented an accurate design approach that maximizes the output power and dc-to-RF efficiency of integrated fundamental oscillators working above the  $f_{\text{max}}/2$ of the active device. The approach uses source-pull and load-pull simulations/measurements to determine the optimal source impedance, load impedance, and input power presented to the active device such that maximum oscillator output power is achieved. Compared with existing works, the proposed approach considers the inherent nonlinear characteristics of the active device as well as the finite Q of the external components and provides an accurate prediction of the oscillation condition, frequency, and power. To demonstrate the effectiveness of this approach, we have presented a 213-GHz single-ended fundamental oscillator, a 213-GHz differential fundamental oscillator, and a 213-GHz fundamental VCO, all implemented in 65-nm CMOS technology. With the use of compact capacitive transform-

<sup>&</sup>lt;sup>‡</sup> This differential oscillator draws 23.6 mA bias current from a 1.0 V supply. For one single transistor, the dc current is 11.8 mA.

 $<sup>{}^{\</sup>S}V_{DD} = 1.0 \, {\rm V}, \, V_T \, {\rm is from} \, 0.0 \, {\rm V} \, {\rm to} \, 1.0 \, {\rm V}.$ 

<sup>\*</sup>  $V_{DD}$  = 0.6 V,  $V_T$  is from 0.0 V to 1.0 V.



Fig. 15. (a) Measured output frequency, (b) output power, and (c) dc-to-RF efficiency of the 213-GHz fundamental VCO with respect to the bulk tuning voltage  $(V_T)$ . (d) Measured phase noise with respect to offset frequency.

ers, these oscillators achieve smaller area compared to other oscillators.

#### ACKNOWLEDGMENT

The authors would like to thank Prof. Q. J. Gu, Prof. O. Momeni, Dr. Y. Ye, and B. Yu for their support in the measurement of the circuits. They would like to thank J. Hesler

and S. Durant from Virginia Diodes Inc., Charlottesville, VA, USA, for helpful suggestions on the measurement methods. They would also like to thank the editors and the reviewers for providing many useful comments to improve the quality of this paper.

#### REFERENCES

- [1] S. V. Thyagarajan, S. Kang, and A. M. Niknejad, "A 240 GHz fully integrated wideband QPSK receiver in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 50, no. 10, pp. 2268–2280, Oct. 2015.
- [2] S. Kang, S. V. Thyagarajan, and A. M. Niknejad, "A 240 GHz fully integrated wideband QPSK transmitter in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 50, no. 10, pp. 2256–2267, Oct. 2015.
- [3] D. Y. Kim, S. Park, R. Han, and K. K. O, "Design and demonstration of 820-GHz array using diode-connected NMOS transistors in 130-nm CMOS for active imaging," *IEEE Trans. THz Sci. Technol.*, vol. 6, no. 2, pp. 306–317, Mar. 2016.
- [4] C. Jiang et al., "A fully integrated 320 GHz coherent imaging transceiver in 130 nm SiGe BiCMOS," *IEEE J. Solid-State Circuits*, vol. 51, no. 11, pp. 2596–2609, Nov. 2016.
- [5] P. H. Siegel, "THz instruments for space," *IEEE Trans. Antennas Propag.*, vol. 55, no. 11, pp. 2957–2965, Nov. 2007.
- [6] Q. Zhong, W. Choi, C. Miller, R. Henderson, and K. K. O, "A 210-to-305 GHz CMOS receiver for rotational spectroscopy," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Jan. 2016, pp. 426–427.
- [7] H. Khatibi, S. Khiyabani, and E. Afshari, "An efficient high-power fundamental oscillator above f<sub>max</sub>/2: A systematic design," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4176–4189, Nov. 2017.
- [8] Y. Ye, B. Yu, and Q. J. Gu, "A 165-GHz transmitter with 10.6% peak DC-to-RF efficiency and 0.68-pJ/b energy efficiency in 65-nm bulk CMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 12, pp. 4573–4584, Dec. 2016.
- [9] S. P. Voinigescu *et al.*, "A study of SiGe HBT signal sources in the 220–330-GHz range," *IEEE J. Solid-State Circuits*, vol. 48, no. 9, pp. 2011–2021, Sep. 2013.
- [10] H. Aghasi, A. Cathelin, and E. Afshari, "A 0.92-THz SiGe power radiator based on a nonlinear theory for harmonic generation," *IEEE J. Solid-State Circuits*, vol. 52, no. 2, pp. 406–422, Feb. 2017.
- [11] T. Chi, J. Luo, S. Hu, and H. Wang, "A multi-phase sub-harmonic injection locking technique for bandwidth extension in silicon-based THz signal generation," *IEEE J. Solid-State Circuits*, vol. 50, no. 8, pp. 1861–1873, Aug. 2015.
- [12] R. Han and E. Afshari, "A CMOS high-power broadband 260-GHz radiator array for spectroscopy," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3090–3104, Dec. 2013.
- [13] O. Momeni and E. Afshari, "High power terahertz and millimeter-wave oscillator design: A systematic approach," *IEEE J. Solid-State Circuits*, vol. 46, no. 3, pp. 583–597, Mar. 2011.
- [14] H. Rashtian, L. P. B. Katehi, Q. J. Gu, and X. Liu, "A 200-GHz triple-push oscillator in 65-nm CMOS with design techniques for enhancing DC-to-RF efficiency," in *Proc. IEEE 16th Top. Meeting Silicon Monolithic Integr. Circuits RF Syst. (SiRF)*, Jan. 2016, pp. 77–80.
- [15] A. Nikpaik, A. H. M. Shirazi, A. Nabavi, S. Mirabbasi, and S. Shekhar, "A 219-to-231 GHz frequency-multiplier-based VCO with ~3% peak DC-to-RF efficiency in 65-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 53, no. 2, pp. 389–403, Feb. 2018.
- [16] M. Urteaga et al., "THz bandwidth InP HBT technologies and heterogeneous integration with Si CMOS," in Proc. IEEE Bipolar/BiCMOS Circuits Technol. Meeting (BCTM), Sep. 2016, pp. 35–41.
- [17] M. Urteaga et al., "InP HBT integrated circuit technology for terahertz frequencies," in Proc. IEEE Compound Semiconductor IC Symp., Oct. 2010, pp. 1–4.
- [18] V. Radisic et al., "A 330-GHz MMIC oscillator module," in IEEE MTT-S Int. Microw. Symp. Dig., Jun. 2008, pp. 395–398.
- [19] M. Seo et al., "InP HBT IC technology for terahertz frequencies: Fundamental oscillators up to 0.57 THz," IEEE J. Solid-State Circuits, vol. 46, no. 10, pp. 2203–2214, Oct. 2011.
- [20] B. Razavi, "A 300-GHz fundamental oscillator in 65-nm CMOS technology," *IEEE J. Solid-State Circuits*, vol. 46, no. 4, pp. 894–903, Apr. 2011.
- [21] N. Landsberg and E. Socher, "240 GHz and 272 GHz fundamental VCOs using 32 nm CMOS technology," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 12, pp. 4461–4471, Dec. 2013.

- [22] M. Vehovec, L. Houselander, and R. Spence, "On oscillator design for maximum power," *IEEE Trans. Circuit Theory*, vol. 15, no. 3, pp. 281–283, Sep. 1968.
- [23] R. Spence, Linear Active Networks. New York, NY, USA: Wiley, 1970.
- [24] K. L. Kotzebue and W. J. Parrish, "The use of large signal S-parameters in microwave oscillator design," in *Proc. IEEE Int. Symp. Circuits Syst.*, Apr. 1975, pp. 487–490.
- [25] K. M. Johnson, "Large signal GaAs MESFET oscillator design," IEEE Trans. Microw. Theory Techn., vol. TMTT-27, no. 3, pp. 217–227, Mar 1979
- [26] K. L. Kotzebue, "A technique for the design of microwave transistor oscillators (short paper)," *IEEE Trans. Microw. Theory Techn.*, vol. TMTT-32, no. 7, pp. 719–721, Jul. 1984.
- [27] V. M. T. Lam, P. C. L. Yip, and C. R. Poole, "Microwave oscillator design with power prediction," *Electron. Lett.*, vol. 27, no. 17, pp. 1574–1575, Aug. 1991.
- [28] B. K. Kormanyos and G. M. Rebeiz, "Oscillator design for maximum added power," *IEEE Microw. Guided Wave Lett.*, vol. 4, no. 6, pp. 205–207, Jun. 1994.
- [29] H. Wang et al., "A compact 213 GHz CMOS fundamental oscillator with 0.56 mW output power and 3.9% efficiency using a capacitive transformer," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2017, pp. 1711–1714.
- [30] Y. Xuan and C. M. Snowden, "A generalized approach to the design of microwave oscillators," *IEEE Trans. Microw. Theory Techn.*, vol. TMTT-35, no. 12, pp. 1340–1347, Dec. 1987.
- [31] S. Jeon, A. Suarez, and D. B. Rutledge, "Nonlinear design technique for high-power switching-mode oscillators," *IEEE Trans. Microw. Theory Techn.*, vol. 54, no. 10, pp. 3630–3640, Oct. 2006.
- [32] R. A. Pucel, R. Bera, and D. Masse, "Experiments on integrated gallium-arsenide f.e.t. Oscillators at X band," *Electron. Lett.*, vol. 11, no. 10, pp. 219–220, May 1975.
- [33] R. J. Gilmore and F. J. Rosenbaum, "An analytic approach to optimum oscillator design using S-parameters," *IEEE Trans. Microw. Theory Techn.*, vol. TMTT-31, no. 8, pp. 633–639, Aug. 1983.
- [34] D. M. Pozar, *Microwave Engineering*. Hoboken, NJ, USA: Wiley, 2012. [35] J. Kennedy and R. Eberhart, "Particle swarm optimization," in *Proc.*
- [35] J. Kennedy and R. Eberhart, "Particle swarm optimization," in *Proc. IEEE Int. Conf. Neural Netw.*, vol. 4, Nov. 1995, pp. 1942–1948.
   [36] D. Bratton and J. Kennedy, "Defining a standard for particle
- [36] D. Bratton and J. Kennedy, "Defining a standard for particle swarm optimization," in *Proc. IEEE Swarm Intell. Symp.*, Apr. 2007, pp. 120–127.
- [37] Y. Zhao et al., "A 0.56 THz phase-locked frequency synthesizer in 65 nm CMOS technology," *IEEE J. Solid-State Circuits*, vol. 51, no. 12, pp. 3005–3019, Dec. 2016.
- [38] P. Y. Chiang, O. Momeni, and P. Heydari, "A 200-GHz inductively tuned VCO with -7-dBm output power in 130-nm SiGe BiCMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 10, pp. 3666–3673, Oct. 2013.
- [39] M. Adnan and E. Afshari, "A 247-to-263.5 GHz VCO with 2.6 mW peak output power and 1.14% DC-to-RF efficiency in 65 nm bulk CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 262–263.
- [40] H. Koo, C.-Y. Kim, and S. Hong, "Design and analysis of 239 GHz CMOS push-push transformer-based VCO with high efficiency and wide tuning range," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 62, no. 7, pp. 1883–1893, Jul. 2015.
- [41] C. Jiang, A. Cathelin, and E. Afshari, "An efficient 210 GHz compact harmonic oscillator with 1.4 dBm peak output power and 10.6% tuning range in 130 nm BiCMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, May 2016, pp. 194–197.
- [42] R. Kananizadeh and O. Momeni, "High-power and high-efficiency millimeter-wave harmonic oscillator design, exploiting harmonic positive feedback in CMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 10, pp. 3922–3936, Oct. 2017.
- [43] Z. Wang, P.-Y. Chiang, P. Nazari, C.-C. Wang, Z. Chen, and P. Heydari, "A CMOS 210-GHz fundamental transceiver with OOK modulation," *IEEE J. Solid-State Circuits*, vol. 49, no. 3, pp. 564–580, Mar. 2014.
- [44] H.-T. Kwon, D. Nguyen, and J.-P. Hong, "A 219-GHz fundamental oscillator with 0.5 mW peak output power and 2.08% DC-to-RF efficiency in a 65 nm CMOS," in *IEEE MTT-S Int. Microw. Symp. Dig.*, May 2016, pp. 1–3.
- [45] H. Khatibi, S. Khiyabani, A. Cathelin, and E. Afshari, "A 195 GHz single-transistor fundamental VCO with 15.3% DC-to-RF efficiency, 4.5 mW output power, phase noise FoM of -197 dBc/Hz and 1.1% tuning range in a 55 nm SiGe process," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 152–155.



Hao Wang (S'15) received the B.Sc. and M.Sc. degrees from Sichuan University, Sichuan, China, in 2008 and 2011, respectively. He is currently pursuing the Ph.D. degree in electrical engineering with the University of California at Davis, Davis, CA, USA.

He was a Research Assistant with the University of Electronic Science and Technology of China, Chengdu, China, and the University of California at Davis from 2011 to 2012 and 2012 to 2014, respectively. His current research interests include

microwave, millimeter-wave, and terahertz integrated circuits and systems. Mr. Wang was a recipient of the Graduate Fellowship of the University of California at Davis in 2015 and the NSRT Fellowship of the University of California at Davis in 2016 and 2017. He was selected as the 2016 TA of the Year by the University of California at Davis IEEE Student Branch.



**Jingjun Chen** (S'16) received the B.S. degree in electronic science and technology from the Harbin Institute of Technology, Weihai, China, in 2016. He is currently pursuing the Ph.D. degree in electrical engineering with the University of California at Davis, Davis, CA, USA.

His current research interests include millimeterwave integrated circuits, including high-efficiency sources, amplifiers, and other high-frequency building blocks.



James T. S. Do (M'15) received the B.Sc. degree in electrical engineering from Purdue University, West Lafayette, IN, USA, in 2006, and the M.E. degree from the University of Virginia, Blacksburg, VA, USA, where his thesis was on THz directional coupler design. He is currently pursuing the Ph.D. degree with the University of California at Davis, Davis, CA, USA, where he is involved in millimeterwave imaging.

From 2006 to 2008, he was with the Yield Enhancement Department, Micron Technology Inc.,

Beaverton, OR, USA, as the Lead DRAM Product Line Engineer. Following this, he joined Virginia Diodes Inc., Charlottesville, VA, USA, as an RF Engineer with a focus on THz system and device test and measurement. In 2010, he was appointed as a Lead RF Engineer for the Custom Products Division.



**Hooman Rashtian** (S'09–M'13) received the M.Sc. and B.Sc. degrees in electrical engineering from the Isfahan University of Technology, Isfahan, Iran, in 2008, and 2006, respectively, and the Ph.D. degree in electrical and computer engineering from The University of British Columbia, Vancouver, BC, Canada in 2013

He was a Post-Doctoral Scholar with the Davis Millimeter-Wave Research Center, University of California at Davis, Davis, CA, USA, from 2014 to 2016, where he has been a Lecturer with the Depart-

ment of Electrical and Computer Engineering since 2016. His IC design research interests include designing novel analog, radio frequency, millimeter-wave, and terahertz integrated circuits for ultralow-power and ultra-fast communications. His educational research interests include curriculum innovation for teaching circuits, project-based learning, and the use of technology in teaching and learning.



Xiaoguang (Leo) Liu (S'08–M'10–SM'18) received the bachelor's degree from Zhejiang University, Hangzhou, China, in 2004, and the Ph.D. degree from Purdue University, West Lafayette, IN, USA, in 2010.

He joined the Department of Electrical and Computer Engineering, University of California at Davis, Davis, CA, USA, in 2011, as an Assistant Professor and was promoted to an Associate Professor in 2017. At the University of California at Davis, his research group is investigating various aspects of cutting-edge

high-frequency circuit and system design and implementation concepts. His group's website is https://dart.ece.ucdavis.edu/.